A novel hybrid phase-locked-loop frequency synthesizer using single-electron devices and cmos transistors | |
Zhang, Wancheng; Wu, Nan-Han | |
刊名 | Ieee transactions on circuits and systems i-regular papers |
2007-11-01 | |
卷号 | 54期号:11页码:2516-2527 |
关键词 | Frequency divider Phase-frequency detector (pfd) Phase-locked loop (pll) Single-electron transistor (set) Single-electron (se) turnstile |
ISSN号 | 1549-8328 |
DOI | 10.1109/tcsi.2007.907886 |
通讯作者 | Zhang, wancheng(zhangwc@red.semi.ac.cn) |
英文摘要 | This paper proposes a novel phase-locked loop (pll) frequency synthesizer using single-electron devices (seds) and metal-oxide-semiconductor (mos) field-effect transistors. the pll frequency synthesizer mainly consists of a single-electron transistor (set)/mos hybrid voltage-controlled oscillator circuit, a single-electron (se) turnstile/mos hybrid phase-frequency detector (pfd) circuit and a se turnstile/mos hybrid frequency divider. the phase-frequency detection and frequency-division functions are realized by manipulating the single electrons. we propose a spice model to describe the behavior of the mosfet-based se turnstile. the authors simulate the performance of the pill block circuits and the whole pll synthesizer. simulation results indicated that the circuit can well perform the operation of the pll frequency synthesizer at room temperature. the pill synthesizer is very compact. the total number of the transistors is less than 50. the power dissipation of the proposed pll circuit is less than 3 uw. the authors discuss the effect of fabrication tolerance, the effect of background charge and the se transfer accuracy on the performance of the pll circuit. a technique to compensate parameter dispersions of seds is proposed. |
WOS关键词 | CHARGE-COUPLED-DEVICES ; MOS-TRANSISTORS |
WOS研究方向 | Engineering |
WOS类目 | Engineering, Electrical & Electronic |
语种 | 英语 |
出版者 | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC |
WOS记录号 | WOS:000250992900019 |
内容类型 | 期刊论文 |
URI标识 | http://www.corc.org.cn/handle/1471x/2426973 |
专题 | 半导体研究所 |
通讯作者 | Zhang, Wancheng |
作者单位 | Chinese Acad Sci, Inst Semicond, Beijing 100083, Peoples R China |
推荐引用方式 GB/T 7714 | Zhang, Wancheng,Wu, Nan-Han. A novel hybrid phase-locked-loop frequency synthesizer using single-electron devices and cmos transistors[J]. Ieee transactions on circuits and systems i-regular papers,2007,54(11):2516-2527. |
APA | Zhang, Wancheng,&Wu, Nan-Han.(2007).A novel hybrid phase-locked-loop frequency synthesizer using single-electron devices and cmos transistors.Ieee transactions on circuits and systems i-regular papers,54(11),2516-2527. |
MLA | Zhang, Wancheng,et al."A novel hybrid phase-locked-loop frequency synthesizer using single-electron devices and cmos transistors".Ieee transactions on circuits and systems i-regular papers 54.11(2007):2516-2527. |
个性服务 |
查看访问统计 |
相关权益政策 |
暂无数据 |
收藏/分享 |
除非特别说明,本系统中所有内容都受版权保护,并保留所有权利。
修改评论